作者
Qingan Li, Yanxiang He, Jianhua Li, Liang Shi, Yiran Chen, Chun Jason Xue
发表日期
2014/9/26
期刊
IEEE Transactions on Computers
卷号
64
期号
8
页码范围
2169-2181
出版商
IEEE
简介
Spin-transfer torque RAM (STT-RAM) has been proposed to build on-chip caches because of its attractive features such as high storage density and ultra low leakage power. However, long write latency and high write energy are the two challenges for STT-RAM. Recently, researchers propose to improve the write performance of STT-RAM by relaxing its non-volatility property. To avoid data losses resulting from volatility, refresh schemes have been proposed. However, refresh operations consume additional overhead. In this paper, we propose to significantly reduce the number of refresh operations through re-arranging program data layout at compilation time. An N-refresh scheme is also proposed to further reduce the number of refreshes. Experimental results show that, on average, the proposed methods can reduce the number of refresh operations by 84.2 percent, and reduce the dynamic energy consumption …
引用总数
201320142015201620172018201920202021202220232024342795932111
学术搜索中的文章
Q Li, Y He, J Li, L Shi, Y Chen, CJ Xue - IEEE Transactions on Computers, 2014