作者
N Bhuvaneswary, S Prabu, K Tamilselvan, KG Parthiban
发表日期
2021/4/1
期刊
Journal of Computational and Theoretical Nanoscience
卷号
18
期号
4
页码范围
1321-1326
出版商
American Scientific Publishers
简介
A new strategy for quick multiplication of two numbers is introduced. Inputs are separated into segments, and one segment is replaced by two with zeros interlocking in each alternative segments. With zero carries between segments the product are computed, within the time needed to multiply the short partitions and add the partial sums. The multiplication of two numbers generated and adds that product to an accumulator by multiply accumulate operation (MAC unit). This operation is performed within the MAC unit. MAC is an advanced co-processor that plays a vital role in FFT, DFT, etc. The MAC unit is utilized for additional execution and its input is given to the proposed multiplier that provides a trivial speed increment over the array multiplier designs. This paper is utilized to design speed enhanced multiply Accumulate Unit by an Interlaced Partition Multiplier. This new multiplier design simulation is optimized with …
引用总数
20212022202320243721
学术搜索中的文章
N Bhuvaneswary, S Prabu, K Tamilselvan… - Journal of Computational and Theoretical Nanoscience, 2021