作者
Changkyu Kim, Doug Burger, Stephen W Keckler
发表日期
2002/10/5
研讨会论文
ACM SIGPLAN Notices
卷号
37
期号
10
页码范围
211-222
出版商
ACM
简介
Growing wire delays will force substantive changes in the designs of large caches. Traditional cache architectures assume that each level in the cache hierarchy has a single, uniform access time. Increases in on-chip communication delays will make the hit time of large on-chip caches a function of a line's physical location within the cache. Consequently, cache access times will become a continuum of latencies rather than a single discrete latency. This non-uniformity can be exploited to provide faster access to cache lines in the portions of the cache that reside closer to the processor. In this paper, we evaluate a series of cache designs that provides fast hits to multi-megabyte cache memories. We first propose physical designs for these Non-Uniform Cache Architectures (NUCAs). We extend these physical designs with logical policies that allow important data to migrate toward the processor within the same level of …
引用总数
200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320245131933465279105102828563794650512535201518213
学术搜索中的文章
C Kim, D Burger, SW Keckler - Proceedings of the 10th international conference on …, 2002
C Kim, D Burger, SW Keckler - Proceedings of the IBM Austin Center for Advanced …, 2002