作者
Jose Flich, Samuel Rodrigo, Jose Duato, Thomas Sødring, Åshild Grønstad Solheim, Tor Skeie, Olav Lysne
发表日期
2008/3/4
研讨会论文
2008 International Conference on Complex, Intelligent and Software Intensive Systems
页码范围
801-807
出版商
IEEE
简介
As the end of Moores-law is on the horizon, power becomes a limiting factor to continuous increases in performance gains for single-core processors. Processor engineers have shifted to the multicore paradigm and many-core processors are a reality. Within the context of these multi-core chips, three key metrics point themselves out as being of major importance, performance, fault-tolerance (including yield), and power consumption. A solution that optimizes all three of these metrics is challenging. As the number of cores increases the importance of the interconnection network-on-chip (NoC) grows as well, and chip designers should aim to optimize these three key metrics in the NoC context as well. In this paper we identify and discuss the main properties that a NoC must exhibit in order to enable such optimizations. In particular, we propose the use of virtualization techniques at the NoC level. AS a major finding …
引用总数
200720082009201020112012201320142015201620172018201920201424587334112
学术搜索中的文章
J Flich, S Rodrigo, J Duato, T Sødring, ÅG Solheim… - 2008 International Conference on Complex, Intelligent …, 2008