作者
Pramod Kumar Meher, Sang Yoon Park, Basant Kumar Mohanty, Khoon Seong Lim, Chuohao Yeo
发表日期
2013/8/6
期刊
IEEE Transactions on Circuits and systems for Video Technology
卷号
24
期号
1
页码范围
168-178
出版商
IEEE
简介
In this paper, we present area- and power-efficient architectures for the implementation of integer discrete cosine transform (DCT) of different lengths to be used in High Efficiency Video Coding (HEVC). We show that an efficient constant matrix-multiplication scheme can be used to derive parallel architectures for 1-D integer DCT of different lengths. We also show that the proposed structure could be reusable for DCT of lengths 4, 8, 16, and 32 with a throughput of 32 DCT coefficients per cycle irrespective of the transform size. Moreover, the proposed architecture could be pruned to reduce the complexity of implementation substantially with only a marginal affect on the coding performance. We propose power-efficient structures for folded and full-parallel implementations of 2-D DCT. From the synthesis result, it is found that the proposed architecture involves nearly 14% less area-delay product (ADP) and 19% less …
引用总数
2014201520162017201820192020202120222023202417233431333420122183
学术搜索中的文章
PK Meher, SY Park, BK Mohanty, KS Lim, C Yeo - IEEE Transactions on Circuits and systems for Video …, 2013