作者
Yeong-Luh Ueng, Bo-Jhang Yang, Chung-Jay Yang, Huang-Chang Lee, Jeng-Da Yang
发表日期
2013/2/11
期刊
IEEE Transactions on Circuits and Systems I: Regular Papers
卷号
60
期号
3
页码范围
743-756
出版商
IEEE
简介
This paper presents an efficient multi-standard low-density parity-check (LDPC) decoder architecture using a shuffled decoding algorithm, where variable nodes are divided into several groups. In order to provide sufficient memory bandwidth without the need for using registers, a FIFO-based check-mode memory, which dominates the decoder area, is used. Since two compensation factors, rather than a single factor, are dynamically used in the offset Min-Sum algorithm, the number of quantization bits, and, hence, the memory size, can be reduced without degradation in error performance. In order to further reduce the memory size, artificial minimum values, which do not need to be stored in memory, are used. We also propose an algorithm that can be used to partition variable nodes such that the hardware cost can be minimized. Using the proposed techniques, a multi-standard decoder that supports the LDPC …
引用总数
201320142015201620172018201920202021202220231136152571841
学术搜索中的文章
YL Ueng, BJ Yang, CJ Yang, HC Lee, JD Yang - IEEE Transactions on Circuits and Systems I: Regular …, 2013