作者
Chung-Chao Cheng, Jeng-Da Yang, Huang-Chang Lee, Chia-Hsiang Yang, Yeong-Luh Ueng
发表日期
2014/4/7
期刊
IEEE Transactions on Circuits and Systems I: Regular Papers
卷号
61
期号
9
页码范围
2738-2746
出版商
IEEE
简介
This paper presents a normalized probabilistic min-sum algorithm for low-density parity-check (LDPC) codes, where a probabilistic second minimum value, instead of the true second minimum value, is used to facilitate fully parallel decoder realization. The comparators in each check-node unit (CNU) are connected through an interconnect network based on a mix of tree and butterfly networks such that the routing and message passing between the variable-node units (VNUs) and CNUs can be efficiently realized. In order to further reduce the hardware complexity, the normalization operation is realized in the VNU rather than in the CNU. An early termination scheme is proposed in order to prevent unnecessary energy dissipation for both low and high signal-to-noise-ratio regions. The proposed techniques are demonstrated by implementing a (2048, 1723) LDPC decoder using a 90 nm CMOS process. Post-layout …
引用总数
201420152016201720182019202020212022202320241111831178453
学术搜索中的文章
CC Cheng, JD Yang, HC Lee, CH Yang, YL Ueng - IEEE Transactions on Circuits and Systems I: Regular …, 2014