作者
L Punitha, Krishnasamy Nirmala Devi, Deepa Jose, J Sundararajan
发表日期
2023/10
期刊
International Journal of Electrical Engineering & Education
卷号
60
期号
2_suppl
页码范围
20-34
出版商
SAGE Publications
简介
Power consumption plays a significant role in any integrated circuit. In this study, an explicit type pulse trigger flip-flop is implemented using the CMOS 90 nm technology. For low-power dissipation, 1 V supply will optimize the size of gate terminal. This explicit type flip-flop uses an explicit source for pulse generation, that is, the double edge-triggered pulse generator, which requires half of clock frequency compared to the single edge-triggered pulse generator. The proposed new double edge-triggered pulse generator uses the pulse generation logic, which is used to share many numbers of flip-flop results at low power. In this article, circuits with low power, low heat generation, and increased durability are achieved.
引用总数
学术搜索中的文章
L Punitha, KN Devi, D Jose, J Sundararajan - International Journal of Electrical Engineering & …, 2023