作者
Zeshan Chishti, Alaa R Alameldeen, Chris Wilkerson, Wei Wu, Shih-Lien Lu
发表日期
2009/12/12
研讨会论文
Proceedings of the 42nd Annual IEEE/ACM International Symposium on Microarchitecture
页码范围
89-99
出版商
ACM
简介
Voltage scaling is one of the most effective mechanisms to reduce microprocessor power consumption. However, the increased severity of manufacturing-induced parameter variations at lower voltages limits voltage scaling to a minimum voltage, Vccmin, below which a processor cannot operate reliably. Memory cell failures in large memory structures (e.g., caches) typically determine the Vccmin for the whole processor. Memory failures can be persistent (i.e., failures at time zero which cause yield loss) or non-persistent (e.g., soft errors or erratic bit failures). Both types of failures increase as supply voltage decreases and both need to be addressed to achieve reliable operation at low voltages.
In this paper, we propose a novel adaptive technique to improve cache lifetime reliability and enable low voltage operation. This technique, multi-bit segmented ECC (MS-ECC) addresses both persistent and non-persistent …
引用总数
201020112012201320142015201620172018201920202021202220232024718162332222619151596342
学术搜索中的文章
Z Chishti, AR Alameldeen, C Wilkerson, W Wu, SL Lu - Proceedings of the 42nd Annual IEEE/ACM …, 2009
C Zeshan, R Alameldeen Alaa, W Chris, W Wei, SL Lu - Proc. of International Symposium on Microarchitecture, 2009