作者
Marco Crepaldi, Gian Nicola Angotzi, Antonio Maviglia, Francesco Diotalevi, Luca Berdondini
发表日期
2017/11/1
期刊
IEEE Transactions on Circuits and Systems I: Regular Papers
卷号
65
期号
3
页码范围
1096-1109
出版商
IEEE
简介
This paper presents an ultralow power asynchronous logic transmitter operating at 1 Gpps that achieves pulse synthesis using a double phase-locked loop (PLL) architecture for applications exploiting large-scale neuronal interfacing with CMOS probes. The 4 GHz center frequency OOK transmitter synthesizes 500 ps duration pulses from a 31.25 MHz crystal oscillator using a cascade of a master and a slave PLL with the latter locked to the former. Both PLLs are implemented with CMOS digital cells and ring oscillator-based VCO. A prototype fabricated in a 130 nm RFCMOS process operates at a measured 5 pJ/pulse energy budget for an active area of 0.04 mm 2 . To generate timing references and packets for high data rate recording devices, the synthesizer core feeds also a logic interface operating at 250 MHz with four 1.2-3.3 V external parallel channels. From reset time, the master-slave PLL combination …
引用总数
20182019202020212022202320241874131
学术搜索中的文章
M Crepaldi, GN Angotzi, A Maviglia, F Diotalevi… - IEEE Transactions on Circuits and Systems I: Regular …, 2017