作者
Anantha P Chandrakasan, Miodrag Potkonjak, Renu Mehra, Jan Rabaey, Robert W Brodersen
发表日期
1995/1
期刊
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
卷号
14
期号
1
页码范围
12-31
出版商
IEEE
简介
The increasing demand for portable computing has elevated power consumption to be one of the most critical design parameters. A high-level synthesis system, HYPER-LP, is presented for minimizing power consumption in application specific datapath intensive CMOS circuits using a variety of architectural and computational transformations. The synthesis environment consists of high-level estimation of power consumption, a library of transformation primitives, and heuristic/probabilistic optimization search mechanisms for fast and efficient scanning of the design space. Examples with varying degree of computational complexity and structures are optimized and synthesized using the HYPER-LP system. The results indicate that more than an order of magnitude reduction in power can be achieved over current-day design methodologies while maintaining the system throughput; in some cases this can be …
引用总数
19941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242324953655743273328252019301918161520161297510455323
学术搜索中的文章
AP Chandrakasan, M Potkonjak, R Mehra, J Rabaey… - IEEE Transactions on Computer-Aided Design of …, 1995