作者
Bishwajeet Pandey, Keshav Kumar, Shabeer Ahmad, Amit K Pandit, Deepa Singh
发表日期
2019/7
期刊
International Journal of Innovative Technology and Exploring Engineering (ijitee)
卷号
8
期号
9 Special Issue 2
页码范围
512-514
出版商
Blue Eyes Intelligence Engineering and Sciences Publication Pty
简介
In this paper, we are designing an address register which is sensitive towards rising in voltage. We analysed the power variation of address register on Xilinx 14.1 ISE Design Suite and the code of address register is written in Verilog hardware description language. In this paper, we have used two FPGA of two different families, one is of Virtex family which is Virtex 6 and the other is of Spartan family which is Spartan 6, to study the power consumption of address register. We have observed the different on chips power which are consumed by address register by varying the voltage from 0.75 V to 2V for Virtex 6 FPGA and 0.75 V to 3V for Spartan 6 FPGA and we observed that when we lower the voltage, lower will be the power consumption. At 2V, Virtex 6 FPGA stops working and the interface of address register with FPGA burns out. For Spartan 6 FPGA, the same happens at 3V voltage.
引用总数
20212022202320241321
学术搜索中的文章
B Pandey, K Kumar, S Ahmad, AK Pandit, D Singh - International Journal of Innovative Technology and …, 2019