作者
Daniel Holcomb, Wenchao Li, Sanjit A Seshia
发表日期
2009/4/20
研讨会论文
2009 Design, Automation & Test in Europe Conference & Exhibition
页码范围
785-790
出版商
IEEE
简介
Soft errors in combinational and sequential elements of digital circuits are an increasing concern as a result of technology scaling. Several techniques for gate and latch hardening have been proposed to synthesize circuits that are tolerant to soft errors. However, each such technique has associated overheads of power, area, and performance. In this paper, we present a new methodology to compute the failures in time (FIT) rate of a sequential circuit where the failures are at the system-level. System-level failures are detected by monitors derived from functional specifications. Our approach includes efficient methods to compute the FIT rate of combinational circuits (CFIT), incorporating effects of logical, timing, and electrical masking. The contribution of circuit components to the FIT rate of the overall circuit can be computed from the CFIT and probabilities of system-level failure due to soft errors in those elements …
引用总数
200920102011201220132014201520162017201820192020202120222023110223111578432231
学术搜索中的文章
D Holcomb, W Li, SA Seshia - 2009 Design, Automation & Test in Europe Conference …, 2009