作者
Sung Kim, Morteza Fayazi, Alhad Daftardar, Kuan-Yu Chen, Jielun Tan, Subhankar Pal, Tutu Ajayi, Yan Xiong, Trevor Mudge, Chaitali Chakrabarti, David Blaauw, Ronald Dreslinski, Hun-Seok Kim
发表日期
2022/1/31
期刊
IEEE Journal of Solid-State Circuits
卷号
57
期号
4
页码范围
986-998
出版商
IEEE
简介
We present Versa, an energy-efficient 36-core systolic multiprocessor with dynamically reconfigurable interconnects and memory. Versa leverages reconfigurable functional units and systolic-enhanced ARM cores to adapt for different algorithm characteristics, providing optimized bandwidth, access latency, and data reuse. Hardware support for crucial thread-synchronization operations enables a tree-based algorithm with 6.5 improvement in synchronization latency. Measured on a diverse set of compute kernels, Versa’s design features culminate in median energy-efficiency improvements of 37.2 and 11.6 over mobile CPU and GPU baselines, respectively.
引用总数
学术搜索中的文章
S Kim, M Fayazi, A Daftardar, KY Chen, J Tan, S Pal… - IEEE Journal of Solid-State Circuits, 2022