作者
Alexandre Giulietti, Bruno Bougard, Veerle Derudder, Steven Dupont, J-W Weijers, Liesbet Van der Perre
发表日期
2002/5/15
研讨会论文
Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No. 02CH37285)
页码范围
389-392
出版商
IEEE
简介
Turbo coding has reached the step in which its astonishing coding gain is already being proven in real applications. Moreover, its applicability to future broadband communications systems is starting to be investigated. In order to be useful in this domain, special turbo codec architectures that cope with low latency, high throughput, low power consumption and high flexibility are needed. This paper presents an implementation of a convolutional turbo codec core based on innovative solutions for those requirements. The combination of a systematic data storage and transfer optimization with high and low level architectural solutions yields a final throughput up to 80.7 Mb/s, a decoding latency of 10 /spl mu/s and a power consumption of less than 50 nJ/bit. The 14.7 mm/sup 2/ full-duplex full-parallel core, implemented in a CMOS 0.18 /spl mu/m technology, is a complete flexible solution for broadband turbo coding.
引用总数
200220032004200520062007200820092010201120122013201420152016201720182019202020212022202328271311112121
学术搜索中的文章
A Giulietti, B Bougard, V Derudder, S Dupont… - Proceedings of the IEEE 2002 Custom Integrated …, 2002