作者
Yanxiang Huang, Chunshu Li, Khaled Khalaf, André Bourdoux, Julien Verschueren, Qixian Shi, Piet Wambacq, Sofie Polling, Wim Dehaene, Liesbet Van der Perre
发表日期
2016/11/7
研讨会论文
2016 IEEE Asian solid-state circuits conference (A-SSCC)
页码范围
333-336
出版商
IEEE
简介
A complete Digital Front-End (DFE) processor for 60 GHz polar transmitter is presented. It avoids supply modulating, RF limiters, and AM detection circuits, compared to traditional analog-centric polar transmitter architectures. The front-end processor consists of i) a poly-phase Cascaded Integrator-Comb (CIC) filter for spectrum shaping; ii) parallel Coordinate Rotation DIgital Computer (CORDICs) for rectangular-to-polar conversion; and iii) Power Amplifier (PA) non-linearities pre-distortion units using Look-Up Tables (LUTs). It is designed in two-phase latch-based pipeline to achieve a throughput of 4×1.76 Gsps. Implemented in a standard 28 nm CMOS technology, the DFE processor occupies 0.031 mm 2 and consumes 39mW from 0.9V supply. This result outperforms previously reported architectures.
引用总数
20172018201920202021202212111
学术搜索中的文章
Y Huang, C Li, K Khalaf, A Bourdoux, J Verschueren… - 2016 IEEE Asian solid-state circuits conference (A …, 2016