作者
Lin Xie, Azadeh Davoodi, Kewal K Saluja, Abhishek Sinkar
发表日期
2009/5/3
研讨会论文
2009 27th IEEE VLSI Test Symposium
页码范围
161-166
出版商
IEEE
简介
Effects of fluctuations in circuit timing due to process and environmental variations are becoming increasingly important as we move into sub-45 nm technology. Since the delay of each gate is dependent on its input vectors, the timing yield, the probability that the circuit meets the given timing constraint, varies with different primary input patterns. Traditional timing yield estimation approaches assumed worst case delay models for each gate over all its input vectors, which results in much pessimism. To overcome the aforementioned problems, this paper proposes a Monte Carlo based approach which can obtain a much tighter lower bound on the circuit timing yield compared to the existing timing yield estimation techniques. Specifically, our approach builds multiple input-vector-dependent variation-aware delay models for each logic gate, and considers the impact of false paths, both static and dynamic false paths …
引用总数
20102011201220132014201520162017201820192020202120222411111
学术搜索中的文章
L Xie, A Davoodi, KK Saluja, A Sinkar - 2009 27th IEEE VLSI Test Symposium, 2009