作者
Yongqiang Lu, CN Sze, Xianlong Hong, Qiang Zhou, Yici Cai, Liang Huang, Jiang Hu
发表日期
2005/6/13
图书
Proceedings of the 42nd annual Design Automation Conference
页码范围
176-181
简介
The progress of VLSI technology is facing two limiting factors: power and variation. Minimizing clock network size can lead to reduced power consumption, less power supply noise, less number of clock buffers and therefore less vulnerability to variations. Previous works on clock network minimization are mostly focused on clock routing and the improvements are often limited by the input register placement. In this work, we propose to navigate registers in cell placement for further clock network size reduction. To solve the conflict between clock network minimization and traditional placement goals, we suggest the following techniques in a quadratic placement framework: (1) Manhattan ring based register guidance; (2) center of gravity constraints for registers; (3) pseudo pin and net; (4) register cluster contraction. These techniques work for both zero skew and prescribed skew designs in both wirelength driven and …
引用总数
2006200720082009201020112012201320142015201620172018201920202021202220232346374543221211
学术搜索中的文章
Y Lu, CN Sze, X Hong, Q Zhou, Y Cai, L Huang, J Hu - Proceedings of the 42nd annual Design Automation …, 2005