作者
Maxime Darnon, T Chevolleau, D Eon, R Bouyssou, B Pelissier, L Vallier, O Joubert, N Posseme, T David, F Bailly, J Torres
发表日期
2008/11/1
期刊
Microelectronic engineering
卷号
85
期号
11
页码范围
2226-2235
出版商
Elsevier
简介
For the next technological generations of integrated circuits, the traditional challenges faced by etch plasmas (profile control, selectivity, critical dimensions, uniformity, defects, …) become more and more difficult, intensified by the use of new materials, the limitations of lithography, and the recent introduction of new device structures and integration schemes. Particularly in the field of the interconnect fabrication, where dual-damascene patterning is performed by etching trenches and vias in porous low-k dielectrics, the main challenges are in controlling the profile of the etched structures, minimizing plasma-induced damage, and controlling the impact of various types of etch stops and hard mask materials. Metallic hard masks can help thanks to their high selectivity toward low-k materials, and by avoiding low-k exposure to potentially degrading ashing plasmas. In this paper, we will present some key issues related to …
引用总数
20092010201120122013201420152016201720182019202020212022202333664515211211
学术搜索中的文章
M Darnon, T Chevolleau, D Eon, R Bouyssou… - Microelectronic engineering, 2008