作者
Brian T Murray, John P Hayes
发表日期
1990/6
期刊
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
卷号
9
期号
6
页码范围
594-603
出版商
IEEE
简介
A novel test generation technique for large circuits with high fault coverage requirements is described. The technique is particularly appropriate for circuits designed by silicon compilers. Circuit modules and signals are described at a high descriptive level. Test data for modules are described by predefined stimulus/response packages that are processed symbolically using techniques derived from artificial intelligence. The packages contain sequences of stimulus and response vectors which are propagated as units. Since many test vectors are processed simultaneously, a substantial increase in test generation speed can be achieved. A prototype test generator which uses the technique to generate tests for acyclic circuits has been implemented. Preliminary results from this program suggest that for circuits composed of datapath elements, speed improvements of three orders of magnitude over conventional …
引用总数
198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024158151116151311691316241520698128475472322321
学术搜索中的文章
BT Murray, JP Hayes - IEEE Transactions on Computer-Aided Design of …, 1990