作者
Ingrid Verbauwhede, Patrick Schaumont, Henry Kuo
发表日期
2003/3/10
期刊
IEEE Journal of Solid-State Circuits
卷号
38
期号
3
页码范围
569-572
出版商
IEEE
简介
This contribution describes the design and performance testing of an Advanced Encryption Standard (AES) compliant encryption chip that delivers 2.29 GB/s of encryption throughput at 56 mW of power consumption in a 0.18-μm CMOS standard cell technology. This integrated circuit implements the Rijndael encryption algorithm, at any combination of block lengths (128, 192, or 25 bits) and key lengths (128, 192, or 256 bits). We present the chip architecture and discuss the design optimizations. We also present measurement results that were obtained from a set of 14 test samples of this chip.
引用总数
20032004200520062007200820092010201120122013201420152016201720182019202020212022202320249252720232215301310101812161171465242
学术搜索中的文章
I Verbauwhede, P Schaumont, H Kuo - IEEE Journal of Solid-State Circuits, 2003