作者
Robert Pasko, Patrick Schaumont, Veerle Derudder, Serge Vernalde, Daniela Durackova
发表日期
1999/1
期刊
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
卷号
18
期号
1
页码范围
58-68
出版商
IEEE
简介
The problem of an efficient hardware implementation of multiplications with one or more constants is encountered in many different digital signal-processing areas, such as image processing or digital filter optimization. In a more general form, this is a problem of common subexpression elimination, and as such it also occurs in compiler optimization and many high-level synthesis tasks. An efficient solution of this problem can yield significant improvements in important design parameters like implementation area or power consumption. In this paper, a new solution of the multiple constant multiplication problem based on the common subexpression elimination technique is presented. The performance of our method is demonstrated primarily on a finite-duration impulse response filter design. The idea is to implement a set of constant multiplications as a set of add-shift operations and to optimize these with respect to …
引用总数
199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320243481352633303025191918871622211311724521
学术搜索中的文章
R Pasko, P Schaumont, V Derudder, S Vernalde… - IEEE Transactions on Computer-Aided Design of …, 1999