作者
Adrien Letellier, Maxime R Dubois, Joao Pedro F Trovao, Hassan Maher
发表日期
2018/4/13
期刊
IEEE Transactions on Power Electronics
卷号
34
期号
1
页码范围
612-623
出版商
IEEE
简介
This paper is concerned with the determination of parasitic inductance values in very fast switching power devices. To keep improving today's power converters, new technologies are studied, which exhibit very low switching times. The wide-bandgap semiconductors are among the key aspects of these improvements. Thanks to their internal properties, they allow very fast di/dt and dv/dt with very small footprint. Stray loop inductance needs to be kept low, as it creates high peak voltage upon switching of a transistor with fast di/dt . In particular, the stray inductance value with respect to the loop size and geometry needs to be calculated accurately at the design stage of the power converters. This paper analyzes three loop geometries and studies one with minimized stray inductance and optimal current distribution. An analytical method is proposed, which uses the Biot-Savart law for an accurate analytical estimation …
引用总数
20182019202020212022202320243108189114
学术搜索中的文章