作者
Mirsky, DeHon
发表日期
1996/4/17
期刊
1996 Proceedings IEEE Symposium on FPGAs for Custom Computing Machines
页码范围
157-166
出版商
IEEE
简介
MATRIX is a novel, coarse-grain, reconfigurable computing architecture which supports configurable instruction distribution. Device resources are allocated to controlling and describing the computation on a per task basis. Application-specific regularity allows us to compress the resources allocated to instruction control and distribution, in many situations yielding more resources for datapaths and computations. The adaptability is made possible by a multi-level configuration scheme, a unified configurable network supporting both datapaths and instruction distribution, and a coarse-grained building block which can serve as an instruction store, a memory element, or a computational element. In a 0.5 /spl mu/ CMOS process, the 8-bit functional unit at the heart of the MATRIX architecture has a footprint of roughly 1.5 mm/spl times/1.2 mm, making single dies with over a hundred function units practical today. At this …
引用总数
19961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024510101621222326283451544881594454274735211510291913972