作者
Jingcao Hu, Umit Y Ogras, Radu Marculescu
发表日期
2006/11/20
期刊
IEEE Transactions on Computer-Aided Design of integrated circuits and systems
卷号
25
期号
12
页码范围
2919-2933
出版商
IEEE
简介
In this paper, a novel system-level buffer planning algorithm that can be used to customize the router design in networks-on-chip (NoCs) is presented. More precisely, given the traffic characteristics of the target application and the total budget of the available buffering space, the proposed algorithm automatically assigns the buffer depth for each input channel, in different routers across the chip, such that the overall performance is maximized. This is in deep contrast with the uniform assignment of buffering resources (currently used in NoC design), which can significantly degrade the overall system performance. Indeed, the experimental results show that while the proposed algorithm is very fast, significant performance improvements can be achieved compared to the uniform buffer allocation. For instance, for a complex audio/video application, about 80% savings in buffering resources, can be achieved by smart …
引用总数
200720082009201020112012201320142015201620172018201920202021202220238232230282924211369837864
学术搜索中的文章