作者
Raphael Poss, Mike Lankamp, Qiang Yang, Jian Fu, Irfan Uddin, Chris R Jesshope
发表日期
2013/7/15
研讨会论文
2013 International Conference on Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS)
页码范围
80-87
出版商
IEEE
简介
This article presents MGSim 1 , an open source discrete event simulator for on-chip hardware components developed at the University of Amsterdam. MGSim is used as research and teaching vehicle to study the fine-grained hardware/software interactions on many-core chips with and without hardware multithreading. MGSim's component library includes support for core models with different instruction sets, a configurable interconnect, multiple configurable cache and memory models, a dedicated I/O subsystem, and comprehensive monitoring and interaction facilities. The default model configuration shipped with MGSim implements Microgrids, a multi-core architecture with hardware concurrency management. MGSim is furthermore written mostly in C++ and uses object classes to represent chip components. It is optimized for architecture models that can be described as process networks.
引用总数
2013201420152016201720182019653211
学术搜索中的文章
R Poss, M Lankamp, Q Yang, J Fu, I Uddin… - 2013 International Conference on Embedded …, 2013