作者
Xiaohui Zhao, J Robert Heath, Paul Maxwell, Andrew Tan, Chameera Fernando
发表日期
2004/3/16
研讨会论文
Thirty-Sixth Southeastern Symposium on System Theory, 2004. Proceedings of the
页码范围
422-426
出版商
IEEE
简介
A previously proposed parallel and scalable hybrid data/command driven architecture (HDCA) was dynamic/reconfigurable at defined "application" and "node" levels only and was to be implemented with multiple chips. The HDCA is now being developed and experimentally verified as a versatile high performance fault tolerant single-chip multiprocessor computer system-on-chip (SoC) that can execute a wide range of real-time and/or non-real-time signal processing and other applications. It is now being developed to be dynamic/reconfigurable at three levels: the "application", "node", and "processor architecture" levels. A three-phase final prototype development process is being utilized for a complete HDCA SoC. Each phase includes addition and validation of functionality to allow the architecture to be fully dynamic/reconfigurable, in sequence, at the application, node, and processor architecture levels …
引用总数
20042005200620072008200920102011201231
学术搜索中的文章