A dielectric-modulated tunnel-FET-based biosensor for label-free detection: Analytical modeling study and sensitivity analysis R Narang, KVS Reddy, M Saxena, RS Gupta, M Gupta IEEE transactions on electron devices 59 (10), 2809-2817, 2012 | 222 | 2012 |
Comparative analysis of dielectric-modulated FET and TFET-based biosensor R Narang, M Saxena, M Gupta IEEE Transactions on Nanotechnology 14 (3), 427-435, 2015 | 211 | 2015 |
Dielectric modulated tunnel field-effect transistor—A biomolecule sensor R Narang, M Saxena, RS Gupta, M Gupta IEEE electron device letters 33 (2), 266-268, 2011 | 156 | 2011 |
Physics-based analytical modeling of potential and electrical field distribution in dual material gate (DMG)-MOSFET for improved hot electron effect and carrier transport … M Saxena, S Haldar, M Gupta, RS Gupta IEEE Transactions on Electron Devices 49 (11), 1928-1938, 2002 | 121 | 2002 |
Assessment of ambipolar behavior of a tunnel FET and influence of structural modifications R Narang, M Saxena, RS Gupta, M Gupta JSTS: Journal of Semiconductor Technology and Science 12 (4), 482-491, 2012 | 105 | 2012 |
Impact of temperature variations on the device and circuit performance of tunnel FET: a simulation study R Narang, M Saxena, RS Gupta, M Gupta IEEE transactions on Nanotechnology 12 (6), 951-957, 2013 | 96 | 2013 |
Investigation of dielectric modulated (DM) double gate (DG) junctionless MOSFETs for application as a biosensors R Narang, M Saxena, M Gupta Superlattices and Microstructures 85, 557-572, 2015 | 95 | 2015 |
Modeling and simulation investigation of sensitivity of symmetric split gate junctionless FET for biosensing application R Narang, M Saxena, M Gupta IEEE Sensors Journal 17 (15), 4853-4861, 2017 | 75 | 2017 |
Analytical model of pH sensing characteristics of junctionless silicon on insulator ISFET R Narang, M Saxena, M Gupta IEEE Transactions on Electron Devices 64 (4), 1742-1750, 2017 | 71 | 2017 |
Gate-all-around nanowire MOSFET with catalytic metal gate for gas sensing applications R Gautam, M Saxena, RS Gupta, M Gupta IEEE transactions on nanotechnology 12 (6), 939-944, 2013 | 66 | 2013 |
Effect of localised charges on nanoscale cylindrical surrounding gate MOSFET: Analog performance and linearity analysis R Gautam, M Saxena, RS Gupta, M Gupta Microelectronics Reliability 52 (6), 989-994, 2012 | 60 | 2012 |
Drain current model for a gate all around (GAA) p–n–p–n tunnel FET R Narang, M Saxena, RS Gupta, M Gupta Microelectronics Journal 44 (6), 479-488, 2013 | 58 | 2013 |
Gate all around MOSFET with vacuum gate dielectric for improved hot carrier reliability and RF performance R Gautam, M Saxena, RS Gupta, M Gupta IEEE transactions on electron devices 60 (6), 1820-1827, 2013 | 56 | 2013 |
Numerical model of gate-all-around MOSFET with vacuum gate dielectric for biomolecule detection R Gautam, M Saxena, RS Gupta, M Gupta IEEE electron device letters 33 (12), 1756-1758, 2012 | 56 | 2012 |
Modeling and simulation of a nanoscale three-region tri-material gate stack (TRIMGAS) MOSFET for improved carrier transport efficiency and reduced hot-electron effects K Goel, M Saxena, M Gupta, RS Gupta IEEE Transactions on Electron Devices 53 (7), 1623-1633, 2006 | 56 | 2006 |
Device and circuit level performance comparison of tunnel FET architectures and impact of heterogeneous gate dielectric R Narang, M Saxena, RS Gupta, M Gupta JSTS: Journal of Semiconductor Technology and Science 13 (3), 224-236, 2013 | 48 | 2013 |
Dual material double-layer gate stack SON MOSFET: A novel architecture for enhanced analog performance—Part I: Impact of gate metal workfunction engineering P Kasturi, M Saxena, M Gupta, RS Gupta IEEE transactions on electron devices 55 (1), 372-381, 2007 | 47 | 2007 |
Modeling and TCAD assessment for gate material and gate dielectric engineered TFET architectures: circuit-level investigation for digital applications R Narang, M Saxena, M Gupta IEEE Transactions on Electron Devices 62 (10), 3348-3356, 2015 | 45 | 2015 |
TCAD assessment of gate electrode workfunction engineered recessed channel (GEWE-RC) MOSFET and its multilayered gate architecture—part I: hot-carrier-reliability evaluation R Chaujar, R Kaur, M Saxena, M Gupta, RS Gupta IEEE transactions on electron devices 55 (10), 2602-2613, 2008 | 41 | 2008 |
Design considerations for novel device architecture: hetero-material double-gate (HEM-DG) MOSFET with sub-100 nm gate length M Saxena, S Haldar, M Gupta, RS Gupta Solid-State Electronics 48 (7), 1169-1174, 2004 | 41 | 2004 |