VLSI test principles and architectures: design for testability LT Wang, CW Wu, X Wen Elsevier, 2006 | 974 | 2006 |
Power-aware testing and test strategies for low power devices P Girard, N Nicolici, X Wen Springer Science & Business Media, 2010 | 295 | 2010 |
On low-capture-power test generation for scan testing X Wen, Y Yamashita, S Kajihara, LT Wang, KK Saluja, K Kinoshita 23rd IEEE VLSI Test Symposium (VTS'05), 265-270, 2005 | 229 | 2005 |
Low-capture-power test generation for scan-based at-speed testing X Wen, Y Yamashita, S Morishima, S Kajihara, LT Wang, KK Saluja, ... IEEE International Conference on Test, 2005., 10 pp.-1028, 2005 | 178 | 2005 |
Method and apparatus for diagnosing failures in an integrated circuit using design-for-debug (DFD) techniques MT Chang, SH Lin, HJ Chao, J Lee, HP Wang, X Wen, PC Hsu, SC Kao, ... US Patent 7,191,373, 2007 | 141 | 2007 |
VirtualScan: A new compressed scan technology for test cost reduction LT Wang, X Wen, H Furukawa, FS Hsu, SH Lin, SW Tsai, KS Abdel-Hafez, ... 2004 International Conferce on Test, 916-925, 2004 | 129 | 2004 |
A new ATPG method for efficient capture power reduction during scan testing X Wen, S Kajihara, K Miyase, T Suzuki, KK Saluja, LT Wang, ... 24th IEEE VLSI Test Symposium, 6 pp.-65, 2006 | 122 | 2006 |
Computer-aided design system to automate scan synthesis at register-transfer level LT Wang, A Kifli, FS Hsu, SC Kao, X Wen, SH Lin, HP Wang US Patent 6,957,403, 2005 | 111* | 2005 |
Method and apparatus for debug, diagnosis, and yield improvement of scan-based integrated circuits KS Abdel-Hafez, X Wen, LT Wang, PC Hsu, SC Kao, HJ Chao, HP Wang US Patent 7,058,869, 2006 | 106 | 2006 |
Novel low cost, double-and-triple-node-upset-tolerant latch designs for nano-scale CMOS A Yan, C Lai, Y Zhang, J Cui, Z Huang, J Song, J Guo, X Wen IEEE Transactions on Emerging Topics in Computing 9 (1), 520-533, 2018 | 96 | 2018 |
A novel scheme to reduce power supply noise for high-quality at-speed scan testing X Wen, K Miyase, S Kajihara, T Suzuki, Y Yamato, P Girard, Y Ohsumi, ... 2007 IEEE International Test Conference, 1-10, 2007 | 95 | 2007 |
A secure and multiobjective virtual machine placement framework for cloud data center D Saxena, I Gupta, J Kumar, AK Singh, X Wen IEEE Systems Journal 16 (2), 3163-3174, 2021 | 86 | 2021 |
Mask network design for scan-based integrated circuits SMS Wang, KS Abdel-Hafez, X Wen, BJ Sheu US Patent 7,032,148, 2006 | 86* | 2006 |
Information assurance through redundant design: A novel TNU error-resilient latch for harsh radiation environment A Yan, Y Hu, J Cui, Z Chen, Z Huang, T Ni, P Girard, X Wen IEEE Transactions on Computers 69 (6), 789-799, 2020 | 83 | 2020 |
Critical-path-aware X-filling for effective IR-drop reduction in at-speed scan testing X Wen, K Miyase, T Suzuki, S Kajihara, Y Ohsumi, KK Saluja Proceedings of the 44th annual Design Automation Conference, 527-532, 2007 | 83 | 2007 |
Multiple-capture DFT system for detecting or locating crossing clock-domain faults during self-test or scan-test PC Hsu, SC Kao, MC Lin, HP Wang, HJ Chao, X Wen US Patent 7,007,213, 2006 | 77* | 2006 |
Multiple-capture DFT system for scan-based integrated circuits MC Lin, X Wen, HP Wang, CC Hsu, SC Kao, FS Hsu US Patent 6,954,887, 2005 | 77 | 2005 |
Method and system to optimize test cost and disable defects for scan and BIST memories LT Wang, SH Lin, CC Hsu, X Wen, A Vu, Y Park, HP Wang US Patent App. 10/116,128, 2002 | 77 | 2002 |
Design of a triple-node-upset self-recoverable latch for aerospace applications in harsh radiation environments A Yan, X Feng, Y Hu, C Lai, J Cui, Z Chen, K Miyase, X Wen IEEE Transactions on Aerospace and Electronic Systems 56 (2), 1163-1171, 2019 | 75 | 2019 |
Method and apparatus for shifting at-speed scan patterns in a scan-based integrated circuit LT Wang, KS Abdel-Hafez, X Wen, BJ Sheu, FS Hsu, A Kifli, SH Lin, S Wu, ... US Patent 7,512,851, 2009 | 71 | 2009 |