Integrating receiver with precharge circuitry JL Zerbe, BW Garlepp, PS Chau, KS Donnelly, MA Horowitz, ... US Patent 8,199,859, 2012 | 521 | 2012 |
A portable digital DLL for high-speed CMOS interface circuits BW Garlepp, KS Donnelly, J Kim, PS Chau, JL Zerbe, C Huang, CV Tran, ... IEEE Journal of solid-state circuits 34 (5), 632-644, 1999 | 362 | 1999 |
Equalization and clock recovery for a 2.5-10-Gb/s 2-PAM/4-PAM backplane transceiver cell JL Zerbe, CW Werner, V Stojanovic, F Chen, J Wei, G Tsang, D Kim, ... IEEE Journal of Solid-State Circuits 38 (12), 2121-2130, 2003 | 358 | 2003 |
Bus system optimization JLV Zerbe, KS Donnelly, S Sidiropoulos, DC Stark, MA Horowitz, L Yu, ... US Patent 6,643,787, 2003 | 316 | 2003 |
A 2.5 V CMOS delay-locked loop for 18 Mbit, 500 megabyte/s DRAM TH Lee, KS Donnelly, JTC Ho, J Zerbe, MG Johnson, T Ishikawa IEEE Journal of Solid-State Circuits 29 (12), 1491-1496, 1994 | 305 | 1994 |
Apparatus and method for topography dependent signaling MA Horowitz, RM Barth, CE Hampel, A Moncayo, KS Donnelly, JL Zerbe US Patent 6,321,282, 2001 | 290 | 2001 |
Optimized power supply for an electronic system JLV Zerbe, J Kim, YU Frans, HM Nguyen US Patent 8,362,642, 2013 | 263 | 2013 |
Method and apparatus for receiving high speed signals with low latency JL Zerbe US Patent 6,396,329, 2002 | 239 | 2002 |
Low-latency equalization in multi-level, multi-line communication systems PS Chau, HJ Liaw, J Kim, JL Zerbe US Patent 7,269,212, 2007 | 233 | 2007 |
Autonomous dual-mode (PAM2/4) serial link transceiver with adaptive equalization and data recovery V Stojanovic, A Ho, BW Garlepp, F Chen, J Wei, G Tsang, E Alon, ... IEEE Journal of Solid-State Circuits 40 (4), 1012-1026, 2005 | 216 | 2005 |
Partial response receiver VM Stojanovic, MA Horowitz, JL Zerbe, A Bessios, ACC Ho, JC Wei, ... US Patent 7,397,848, 2008 | 175 | 2008 |
Error detection and offset cancellation during multi-wire communication JM Kizer, J Wilson, L Luo, F Ware, JL Zerbe US Patent 8,462,891, 2013 | 160 | 2013 |
Apparatus and method for topography dependent signaling MA Horowitz, RM Barth, CE Hampel, A Moncayo, KS Donnelly, JL Zerbe US Patent 6,516,365, 2003 | 156 | 2003 |
High-speed signaling systems with adaptable pre-emphasis and equalization JL Zerbe, FF Chen, A Ho, R Farjad-Rad, JW Poulton, KS Donnelly, ... US Patent 9,137,063, 2015 | 155 | 2015 |
Clock recovery circuit M Hossain, JL Zerbe, MJ Park US Patent 9,036,764, 2015 | 152 | 2015 |
Method and apparatus for evaluating and optimizing a signaling system J Zerbe, PS Chau, WF Stonecypher US Patent 7,490,275, 2009 | 150 | 2009 |
Integrated circuit with timing adjustment mechanism and method JL Zerbe, KS Donnelly, S Sidiropoulos, DC Stark, MA Horowitz, L Yu, ... US Patent 6,950,956, 2005 | 146 | 2005 |
Calibrated data communication system and method JL Zerbe, KS Donnelly, S Sidiropoulos, DC Stark, MA Horowitz, L Yu, ... US Patent 7,042,914, 2006 | 145 | 2006 |
Transparent multi-mode PAM interface JL Zerbe, CW Werner, WF Stonecypher, FF Chen US Patent 7,308,058, 2007 | 142 | 2007 |
Partial response receiver with clock data recovery BW Garlepp, JL Zerbe, M Jeeradit, VM Stojanovic US Patent 7,433,397, 2008 | 131 | 2008 |