Low-power SRAM memory cell YJ Chang, F Lai, CL Yang US Patent 7,345,909, 2008 | 118 | 2008 |
Hybrid-type CAM design for both power and performance efficiency YJ Chang, YH Liao IEEE transactions on very large scale integration (VLSI) systems 16 (8), 965-974, 2008 | 106 | 2008 |
Zero-aware asymmetric SRAM cell for reducing cache power in writing zero YJ Chang, F Lai, CL Yang IEEE transactions on very large scale integration (VLSI) systems 12 (8), 827-836, 2004 | 98 | 2004 |
Fast color-spatial feature based image retrieval methods CH Lin, DC Huang, YK Chan, KH Chen, YJ Chang Expert Systems with Applications 38 (9), 11412-11420, 2011 | 68 | 2011 |
Design and analysis of low-power cache using two-level filter scheme YJ Chang, SJ Ruan, F Lai IEEE Transactions on Very Large Scale Integration (VLSI) Systems 11 (4), 568-580, 2003 | 58 | 2003 |
A low power radix-4 booth multiplier with pre-encoded mechanism YJ Chang, YC Cheng, SC Liao, CH Hsiao Ieee Access 8, 114842-114853, 2020 | 48 | 2020 |
Two new techniques integrated for energy-efficient TLB design YJ Chang, MF Lan IEEE transactions on very large scale integration (VLSI) systems 15 (1), 13-23, 2007 | 48 | 2007 |
A high-performance and energy-efficient TCAM design for IP-address lookup YJ Chang IEEE Transactions on Circuits and Systems II: Express Briefs 56 (6), 479-483, 2009 | 40 | 2009 |
Imprecise 4‐2 compressor design used in image processing applications YJ Chang, YC Cheng, YF Lin, SC Liao, CH Lai, TC Wu IET Circuits, Devices & Systems 13 (6), 848-856, 2019 | 38 | 2019 |
Dynamic zero-sensitivity scheme for low-power cache memories YJ Chang, F Lai IEEE Micro 25 (4), 20-32, 2005 | 35 | 2005 |
Low leakage TCAM for IP lookup using two-side self-gating YJ Chang, KL Tsai, HJ Tsai IEEE Transactions on Circuits and Systems I: Regular Papers 60 (6), 1478-1486, 2013 | 34 | 2013 |
Master–Slave Match Line design for low-power content-addressable memory YJ Chang, TC Wu IEEE transactions on very large scale integration (vlsi) systems 23 (9 …, 2014 | 27 | 2014 |
An ultra low-power TLB design YJ Chang Proceedings of the Design Automation & Test in Europe Conference 1, 1-6, 2006 | 25 | 2006 |
A full parallel priority encoder design used in comparator SW Huang, YJ Chang 2010 53rd IEEE International Midwest Symposium on Circuits and Systems, 877-880, 2010 | 24 | 2010 |
Lazy BTB: reduce BTB energy consumption using dynamic profiling YJ Chang Proceedings of the 2006 Asia and South Pacific Design Automation Conference …, 2006 | 23 | 2006 |
Automatic charge balancing content addressable memory with self-control mechanism KL Tsai, YJ Chang, YC Cheng IEEE Transactions on Circuits and Systems I: Regular Papers 61 (10), 2834-2841, 2014 | 20 | 2014 |
Accuracy-configurable radix-4 adder with a dynamic output modification scheme KL Tsai, YJ Chang, CH Wang, CT Chiang IEEE Transactions on Circuits and Systems I: Regular Papers 68 (8), 3328-3336, 2021 | 19 | 2021 |
Using the dynamic power source technique to reduce TCAM leakage power YJ Chang IEEE Transactions on Circuits and Systems II: Express Briefs 57 (11), 888-892, 2010 | 17 | 2010 |
Sentry tag: an efficient filter scheme for low power cache YJ Chang, SJ Ruan, F Lai Conferences in Research and Practice in Information Technology Series 19 …, 2002 | 16 | 2002 |
Two-layer hierarchical matching method for energy-efficient CAM design YJ Chang Electronics Letters 43 (2), 1, 2007 | 13 | 2007 |