SHRIMP: Efficient instruction delivery with domain wall memory J Multanen, P Jääskeläinen, AA Khan, F Hameed, J Castrillon 2019 IEEE/ACM International Symposium on Low Power Electronics and Design …, 2019 | 13 | 2019 |
System simulation of memristor based computation in memory platforms A BanaGozar, K Vadivel, J Multanen, P Jääskeläinen, S Stuijk, ... Embedded Computer Systems: Architectures, Modeling, and Simulation: 20th …, 2020 | 10 | 2020 |
Lordcore: Energy-efficient opencl-programmable software-defined radio coprocessor H Kultala, T Viitanen, H Berg, P Jääskeläinen, J Multanen, M Kokkonen, ... IEEE Transactions on Very Large Scale Integration (VLSI) Systems 27 (5 …, 2019 | 10 | 2019 |
Instantaneous foveated preview for progressive Monte Carlo rendering MK Koskela, KV Immonen, TT Viitanen, PO Jääskeläinen, JI Multanen, ... Computational Visual Media 4, 267-276, 2018 | 9 | 2018 |
OpenASIP 2.0: co-design toolset for RISC-V application-specific instruction-set processors K Hepola, J Multanen, P Jääskeläinen 2022 IEEE 33rd International Conference on Application-specific Systems …, 2022 | 7 | 2022 |
LoTTA: Energy-Efficient Processor for Always-on Applications J Multanen, H Kultala, P Jääskeläinen, T Viitanen, A Tervo, J Takala | 7 | 2018 |
Foveated instant preview for progressive rendering M Koskela, K Immonen, T Viitanen, P Jääskeläinen, J Multanen, J Takala SIGGRAPH Asia 2017 Technical Briefs, 1-4, 2017 | 6 | 2017 |
Unified OpenCL integration methodology for FPGA designs T Leppänen, P Mousouliotis, G Keramidas, J Multanen, P Jääskeläinen 2021 IEEE Nordic Circuits and Systems Conference (NorCAS), 1-7, 2021 | 5 | 2021 |
Efficient OpenCL system integration of non-blocking FPGA accelerators T Leppänen, A Lotvonen, P Mousouliotis, J Multanen, G Keramidas, ... Microprocessors and Microsystems 97, 104772, 2023 | 4 | 2023 |
Energy-efficient instruction streams for embedded processors J Multanen Tampere University, 2021 | 4 | 2021 |
Impact of operand sharing to the processor energy efficiency H Kultala, J Multanen, P Jääskeläinen, T Viitanen, J Takala 2015 18th CSI International Symposium on Computer Architecture and Digital …, 2015 | 4 | 2015 |
Programmable dictionary code compression for instruction stream energy efficiency J Multanen, K Hepola, P Jääskeläinen 2020 IEEE 38th International Conference on Computer Design (ICCD), 356-363, 2020 | 3 | 2020 |
Energy efficient low latency multi-issue cores for intelligent always-on IoT applications J Multanen, H Kultala, K Tervo, P Jääskeläinen Journal of Signal Processing Systems 92 (10), 1057-1073, 2020 | 3 | 2020 |
Power optimizations for transport triggered SIMD processors J Multanen, T Viitanen, H Linjamäki, H Kultala, P Jääskeläinen, J Takala, ... Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS …, 2015 | 3 | 2015 |
Energy-efficient instruction delivery in embedded systems with domain wall memory J Multanen, K Hepola, AA Khan, J Castrillon, P Jääskeläinen IEEE Transactions on Computers 71 (9), 2010-2021, 2021 | 2 | 2021 |
Energy-Delay Trade-offs in Instruction Register File Design J Multanen, H Kultala, P Jääskeläinen | 2 | 2018 |
Opencl programmable exposed datapath high performance low-power image signal processor J Multanen, H Kultala, M Koskela, T Viitanen, P Jääskelainen, J Takala, ... 2016 IEEE Nordic Circuits and Systems Conference (NORCAS), 1-6, 2016 | 2 | 2016 |
Hardware optimizations for low-power processors J Multanen | 2 | 2015 |
Energy-Efficient Exposed Datapath Architecture With a RISC-V Instruction Set Mode K Hepola, J Multanen, P Jääskeläinen IEEE Transactions on Computers, 2023 | 1 | 2023 |
AFOCL: Portable OpenCL Programming of FPGAs via Automated Built-in Kernel Management T Leppänen, J Multanen, L Leppänen, P Jääskeläinen 2023 IEEE Nordic Circuits and Systems Conference (NorCAS), 1-7, 2023 | 1 | 2023 |