controlled oscillators (GDCO) are presented. A digital frequency calibration is adopted to
save the power consumption and chip area. They have been fabricated in 0.18-mum CMOS
process. By using the complementary gating technique, the first CDR circuit occupies an
active area of 0.16 mm 2 and draws 36 mW from a 1.8 V supply. The measured rms jitter and
peak-to-peak jitter is 8.5 ps and 42.7 ps, respectively. By using the quadrature gating …