A new approach for automatic test pattern generation in register transfer level circuits

M Mirzaei, M Tabandeh, B Alizadeh… - IEEE Design & …, 2013 - ieeexplore.ieee.org
IEEE Design & Test, 2013ieeexplore.ieee.org
In this paper, we propose an approach to generate high-level test patterns from the
arithmetic model of a register-transfer-level (RTL) circuit using a hybrid canonical data
structure based on a decision diagram. High-level simplified and fast symbolic path
activation strategy as well as input justification is combined with test pattern generation for
circuits under consideration. The current approach has been implemented for a range of
small to large benchmark circuits. The results clearly demonstrate that tests generated using …
In this paper, we propose an approach to generate high-level test patterns from the arithmetic model of a register-transfer-level (RTL) circuit using a hybrid canonical data structure based on a decision diagram. High-level simplified and fast symbolic path activation strategy as well as input justification is combined with test pattern generation for circuits under consideration. The current approach has been implemented for a range of small to large benchmark circuits. The results clearly demonstrate that tests generated using the proposed method have achieved high fault coverage for known sequential circuit benchmarks in very short central processing unit (CPU) time and minimum memory usage.
ieeexplore.ieee.org
以上显示的是最相近的搜索结果。 查看全部搜索结果