digital converters employing parallel conversion stages are described. Following a review of
conventional offset cancellation techniques, circuit designs achieving 12-b resolution in both
BiCMOS and CMOS 5-V technologies are presented. The BiCMOS comparator consists of a
preamplifier followed by two regenerative stages and achieves an offset of 200 mu V at a 10-
MHz clock rate while dissipating 1.7 mW. In the CMOS comparator offset cancellation is …