Performance analysis of fully depleted SOI tapered body reduced source (FD-SOI TBRS) MOSFET for low power digital applications

VK Mishra, RK Chauhan - Proceedings of the 5th International Conference …, 2017 - Springer
Proceedings of the 5th International Conference on Frontiers in Intelligent …, 2017Springer
The fully depleted silicon-on-insulator metal oxide semiconductor field effect transistor (FD-
SOI MOSFET) have been considered a promising candidate to extend scaling of planar
CMOS technology beyond 100 nm. This technology has been used to reduce leakage
current, parasitic capacitances, and fabrication complexity as compared to planar CMOS
technology at 50 nm gate length. This paper presents the performance analysis of proposed
Tapered Body Reduced Source (FD-SOI TBRS) MOSFET. The proposed structure …
Abstract
The fully depleted silicon-on-insulator metal oxide semiconductor field effect transistor (FD- SOI MOSFET) have been considered a promising candidate to extend scaling of planar CMOS technology beyond 100 nm. This technology has been used to reduce leakage current, parasitic capacitances, and fabrication complexity as compared to planar CMOS technology at 50 nm gate length. This paper presents the performance analysis of proposed Tapered Body Reduced Source (FD-SOI TBRS) MOSFET. The proposed structure consumes less chip area and better electrical performance as compared to conventional FD-SOI MOSFET. The proposed structure exhibits higher Ion to Ioff ratio when compared with conventional FD-SOI MOSFET. The structures were designed and simulated using the Cogenda device simulator.
Springer
以上显示的是最相近的搜索结果。 查看全部搜索结果

Google学术搜索按钮

example.edu/paper.pdf
搜索
获取 PDF 文件
引用
References