Reliable 300 mm wafer level hybrid bonding for 3D stacked CMOS image sensors

S Lhostis, A Farcy, E Deloffre, F Lorut… - 2016 IEEE 66th …, 2016 - ieeexplore.ieee.org
S Lhostis, A Farcy, E Deloffre, F Lorut, S Mermoz, Y Henrion, L Berthier, F Bailly, D Scevola…
2016 IEEE 66th Electronic Components and Technology Conference (ECTC), 2016ieeexplore.ieee.org
3D Stacked Image sensor is the stacking of a Back-Side Illuminated (BSI) CMOS Image
Sensor on a logic die. It enables compact size, higher performances and additional
functionalities compared to standard BSI sensors. The highest footprint reduction is obtained
with 3D hybrid bonding with metal interconnects between top and bottom tiers. Hybrid
bonding process with oxide/copper direct bonding allows the highest scalability of
interconnect pitch. In this study we present the morphological and electrical …
3D Stacked Image sensor is the stacking of a Back-Side Illuminated (BSI) CMOS Image Sensor on a logic die. It enables compact size, higher performances and additional functionalities compared to standard BSI sensors. The highest footprint reduction is obtained with 3D hybrid bonding with metal interconnects between top and bottom tiers. Hybrid bonding process with oxide / copper direct bonding allows the highest scalability of interconnect pitch. In this study we present the morphological and electrical characterizations of a test vehicle. The hybrid bonding of wafers from two different technology nodes is performed using a dual damascene integration for the hybrid bonding level. The main parameters to assess the bonding interface quality are analyzed such as the influence of the pad design, the impact of reworkability and wafer -- to-wafer overlays. The process robustness is studied through reliability tests and electromigration measurements.
ieeexplore.ieee.org
以上显示的是最相近的搜索结果。 查看全部搜索结果