Trade-off analysis between timing error rate and power dissipation for adaptive speed control with timing error prediction

H Fuketa, M Hashimoto, Y Mitsuyama… - IEICE transactions on …, 2009 - search.ieice.org
IEICE transactions on fundamentals of electronics, communications and …, 2009search.ieice.org
Timing margin of a chip varies chip by chip due to manufacturing variability, and depends on
operating environment and aging. Adaptive speed control with timing error prediction is
promising to mitigate the timing margin variation, whereas it inherently has a critical risk of
timing error occurrence when a circuit is slowed down. This paper presents how to evaluate
the relation between timing error rate and power dissipation in self-adaptive circuits with
timing error prediction. The discussion is experimentally validated using adders in …
Timing margin of a chip varies chip by chip due to manufacturing variability, and depends on operating environment and aging. Adaptive speed control with timing error prediction is promising to mitigate the timing margin variation, whereas it inherently has a critical risk of timing error occurrence when a circuit is slowed down. This paper presents how to evaluate the relation between timing error rate and power dissipation in self-adaptive circuits with timing error prediction. The discussion is experimentally validated using adders in subthreshold operation in a 90 nm CMOS process. We show a trade-off between timing error rate and power dissipation, and reveal the dependency of the trade-off on design parameters.
search.ieice.org
以上显示的是最相近的搜索结果。 查看全部搜索结果