Leakage power improvement in SRAM cell with clamping diode using reverse body bias technique

C Duari, S Birla - Proceedings of the 2nd International Conference on …, 2019 - Springer
C Duari, S Birla
Proceedings of the 2nd International Conference on Data Engineering and …, 2019Springer
Leakage has been the main issue in SRAM design due to the scaling of CMOS devices. In
this paper, a novel technique has been proposed for 8T SRAM to reduce leakage current at
45-nm technology node. Here, we have used three different reverse body biasing
techniques to reduce the leakage power. The three techniques used are: clamping of NMOS
diode, clamping of PMOS diode, and clamping of NMOS and PMOS diode. Out of the three
techniques, leakage current in 8T SRAM was minimum using PMOS clamping diode as …
Abstract
Leakage has been the main issue in SRAM design due to the scaling of CMOS devices. In this paper, a novel technique has been proposed for 8T SRAM to reduce leakage current at 45-nm technology node. Here, we have used three different reverse body biasing techniques to reduce the leakage power. The three techniques used are: clamping of NMOS diode, clamping of PMOS diode, and clamping of NMOS and PMOS diode. Out of the three techniques, leakage current in 8T SRAM was minimum using PMOS clamping diode as compared to other proposed techniques. The supply voltage has been varied from 0.5 to 0.85 V. The leakage current has been reduced by both NMOS and PMOS clamping techniques, but the results for PMOS and NMOS were high as compared to two but lower than that of SRAM cell. The leakage current improved by 3.3x using PMOS technique and 2.7x using NMOS technique at supply voltage of 0.5V. The static power has also been calculated and compared for the three techniques.
Springer
以上显示的是最相近的搜索结果。 查看全部搜索结果

Google学术搜索按钮

example.edu/paper.pdf
搜索
获取 PDF 文件
引用
References