Low power multiplier architectures using Vedic mathematics in 45nm technology for high speed computing

S Tripathy, LB Omprakash, SK Mandal… - 2015 International …, 2015 - ieeexplore.ieee.org
Speed and the overall performance of any digital signal processor are largely determined by
the efficiency of the multiplier units present within. The use of Vedic mathematics has …

[PDF][PDF] High speed low power datapath design using multi threshold logic in 45 nm technology for signsl processing application

S Tripathy, SK Mandal - … on VLSI Signal Processing and Trends in …, 2014 - researchgate.net
The paper proposes a novel full adder architecture based on MVT (multi threshold voltage)
design style for high speed and low pow er arithmetic. The 14T topology is realized using …

[PDF][PDF] A Comparative Analysis of Multiplier Topologies using Different Vedic Sutras

K Mounika, AD Reddy - International Journal of Engineering Research & …, 2012 - ijatir.org
The need of low area and high speed Multiplier is increasing as the need of high speed
processors are needed. The multipliers used in Square and cube architecture have to be …

[PDF][PDF] Low Power Multiplier Architectures using Vedic Mathematics in 45nm Technology for High Speed Devices

K MOUNIKA, AD REDDY - 2016 - ijatir.org
The need of low area and high speed Multiplier is increasing as the need of high speed
processors are needed. The multipliers used in Square and cube architecture have to be …

[PDF][PDF] Review Work on Vedic Multiplier Based 16× 16 Multiplier

S Shrivastava, P Rawat - 2012 - ijaece.com
The need of low area and high speed Multiplier is increasing as the need of high speed
processors are needed. Vedic arithmetic is that the traditional system of arithmetic which has …

[PDF][PDF] High Speed Implementation of 16 x 16 Multiplier Using Vedic Mathematics–A Review

S Sharan, PM Gulhane - 2012 - ijaece.com
Extremely economical arithmetic operations are necessary to understand the required
performance in many periods of time systems and digital image methodology applications …

[引用][C] An Efficient Design of Vedic Multiplier Using Pass Transistor Logic

E Divya, YD Solomonraju - International Journal & Magazine of Engineering …, 2016

[引用][C] Low Power Multiplier Architectures Using Vedic Effective Mathematics in 45nm Technology for High Speed Computing

B Sharvani, NN Kumar, D Saritha

[引用][C] Low Power Multiplier Architectures Using Vedic Mathematics in 45nm Technology for High Speed Computing

M Lavanya, M Tech, NS Kumar