SE Thompson, DR Thummalapally - US Patent 8,604,530, 2013 - Google Patents
Some structures and methods to reduce power consumption in devices can be implemented largely by reusing existing bulk CMOS process flows and manufacturing technology …
Deeply Depleted Channel (DDC) design, allowing CMOS based devices to have a reduced OV, compared to conven tional bulk CMOS and can allow the threshold voltage V of FETs …
L Shifren, P Ranade, PE Gregory… - US Patent …, 2013 - Google Patents
An advanced transistor with punch through suppression includes a gate with length Lg, a well doped to have a? rst concentration of a dopant, and a screening region positioned …
LT Clark, L Shifren, RS Roy - US Patent 9,431,068, 2016 - Google Patents
(65) Prior Publication Data(Continued) US 2014/O119099 A1 May 1, 2014 Primary Examiner—Andrew Q Tran (74) Attorney, Agent, or Firm—Baker Botts LLP Related US …
JH Zhang - US Patent 9,947,772, 2018 - Google Patents
Stress is introduced into the channel of an SOI FinFET device by transfer directly from a metal gate. In SOI devices in particular, stress transfer efficiency from the metal gate to the …
D Guo, SJ Han, EW Kiewra, KT Shiu - US Patent 8,610,172, 2013 - Google Patents
Techniques for employing different channel materials within the same CMOS circuit are provided. In one aspect, a method of fabricating a CMOS circuit includes the following steps …
H Jagannathan, M Sankarapandian… - US Patent …, 2019 - Google Patents
(57) ABSTRACT A method for forming a semiconductor device includes forming a first channel region and a second channel region on a substrate, depositing a dielectric material …